2886487e605ac49ca017bf76efeb9024837945cd
[mTask.git] / client / mcuconf.h
1 /*
2 ChibiOS - Copyright (C) 2006..2016 Giovanni Di Sirio
3
4 Licensed under the Apache License, Version 2.0 (the "License");
5 you may not use this file except in compliance with the License.
6 You may obtain a copy of the License at
7
8 http://www.apache.org/licenses/LICENSE-2.0
9
10 Unless required by applicable law or agreed to in writing, software
11 distributed under the License is distributed on an "AS IS" BASIS,
12 WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 See the License for the specific language governing permissions and
14 limitations under the License.
15 */
16
17 #ifndef MCUCONF_H
18 #define MCUCONF_H
19
20 /*
21 * STM32F4xx drivers configuration.
22 * The following settings override the default settings present in
23 * the various device driver implementation headers.
24 * Note that the settings for each driver only have effect if the whole
25 * driver is enabled in halconf.h.
26 *
27 * IRQ priorities:
28 * 15...0 Lowest...Highest.
29 *
30 * DMA priorities:
31 * 0...3 Lowest...Highest.
32 */
33
34 #define STM32F7xx_MCUCONF
35
36 /*
37 * HAL driver system settings.
38 */
39 #define STM32_NO_INIT FALSE
40 #define STM32_PVD_ENABLE FALSE
41 #define STM32_PLS STM32_PLS_LEV0
42 #define STM32_BKPRAM_ENABLE FALSE
43 #define STM32_HSI_ENABLED TRUE
44 #define STM32_LSI_ENABLED FALSE
45 #define STM32_HSE_ENABLED TRUE
46 #define STM32_LSE_ENABLED TRUE
47 #define STM32_CLOCK48_REQUIRED TRUE
48 #define STM32_SW STM32_SW_PLL
49 #define STM32_PLLSRC STM32_PLLSRC_HSE
50 #define STM32_PLLM_VALUE 8
51 #define STM32_PLLN_VALUE 432
52 #define STM32_PLLP_VALUE 2
53 #define STM32_PLLQ_VALUE 9
54 #define STM32_HPRE STM32_HPRE_DIV1
55 #define STM32_PPRE1 STM32_PPRE1_DIV4
56 #define STM32_PPRE2 STM32_PPRE2_DIV2
57 #define STM32_RTCSEL STM32_RTCSEL_LSE
58 #define STM32_RTCPRE_VALUE 25
59 #define STM32_MCO1SEL STM32_MCO1SEL_HSI
60 #define STM32_MCO1PRE STM32_MCO1PRE_DIV1
61 #define STM32_MCO2SEL STM32_MCO2SEL_SYSCLK
62 #define STM32_MCO2PRE STM32_MCO2PRE_DIV4
63 #define STM32_I2SSRC STM32_I2SSRC_PLLI2S
64 #define STM32_PLLI2SN_VALUE 192
65 #define STM32_PLLI2SP_VALUE 4
66 #define STM32_PLLI2SQ_VALUE 4
67 #define STM32_PLLI2SR_VALUE 4
68 #define STM32_PLLSAIN_VALUE 192
69 #define STM32_PLLSAIP_VALUE 4
70 #define STM32_PLLSAIQ_VALUE 4
71 #define STM32_PLLSAIR_VALUE 4
72 #define STM32_PLLSAIDIVR STM32_PLLSAIDIVR_OFF
73 #define STM32_SAI1SEL STM32_SAI1SEL_OFF
74 #define STM32_SAI2SEL STM32_SAI2SEL_OFF
75 #define STM32_USART1SEL STM32_USART1SEL_PCLK2
76 #define STM32_USART2SEL STM32_USART2SEL_PCLK1
77 #define STM32_USART3SEL STM32_USART3SEL_PCLK1
78 #define STM32_UART4SEL STM32_UART4SEL_PCLK1
79 #define STM32_UART5SEL STM32_UART5SEL_PCLK1
80 #define STM32_USART6SEL STM32_USART6SEL_PCLK2
81 #define STM32_UART7SEL STM32_UART7SEL_PCLK1
82 #define STM32_UART8SEL STM32_UART8SEL_PCLK1
83 #define STM32_I2C1SEL STM32_I2C1SEL_PCLK1
84 #define STM32_I2C2SEL STM32_I2C2SEL_PCLK1
85 #define STM32_I2C3SEL STM32_I2C3SEL_PCLK1
86 #define STM32_I2C4SEL STM32_I2C4SEL_PCLK1
87 #define STM32_LPTIM1SEL STM32_LPTIM1SEL_PCLK1
88 #define STM32_CECSEL STM32_CECSEL_LSE
89 #define STM32_CK48MSEL STM32_CK48MSEL_PLL
90 #define STM32_SDMMCSEL STM32_SDMMCSEL_PLL48CLK
91 #define STM32_SRAM2_NOCACHE FALSE
92
93 /*
94 * ADC driver system settings.
95 */
96 #define STM32_ADC_ADCPRE ADC_CCR_ADCPRE_DIV4
97 #define STM32_ADC_USE_ADC1 FALSE
98 #define STM32_ADC_USE_ADC2 FALSE
99 #define STM32_ADC_USE_ADC3 FALSE
100 #define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
101 #define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
102 #define STM32_ADC_ADC3_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
103 #define STM32_ADC_ADC1_DMA_PRIORITY 2
104 #define STM32_ADC_ADC2_DMA_PRIORITY 2
105 #define STM32_ADC_ADC3_DMA_PRIORITY 2
106 #define STM32_ADC_IRQ_PRIORITY 6
107 #define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 6
108 #define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 6
109 #define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 6
110
111 /*
112 * CAN driver system settings.
113 */
114 #define STM32_CAN_USE_CAN1 FALSE
115 #define STM32_CAN_USE_CAN2 FALSE
116 #define STM32_CAN_CAN1_IRQ_PRIORITY 11
117 #define STM32_CAN_CAN2_IRQ_PRIORITY 11
118
119 /*
120 * DAC driver system settings.
121 */
122 #define STM32_DAC_DUAL_MODE FALSE
123 #define STM32_DAC_USE_DAC1_CH1 FALSE
124 #define STM32_DAC_USE_DAC1_CH2 FALSE
125 #define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10
126 #define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10
127 #define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2
128 #define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2
129 #define STM32_DAC_DAC1_CH1_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
130 #define STM32_DAC_DAC1_CH2_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
131
132 /*
133 * EXT driver system settings.
134 */
135 #define STM32_EXT_EXTI0_IRQ_PRIORITY 6
136 #define STM32_EXT_EXTI1_IRQ_PRIORITY 6
137 #define STM32_EXT_EXTI2_IRQ_PRIORITY 6
138 #define STM32_EXT_EXTI3_IRQ_PRIORITY 6
139 #define STM32_EXT_EXTI4_IRQ_PRIORITY 6
140 #define STM32_EXT_EXTI5_9_IRQ_PRIORITY 6
141 #define STM32_EXT_EXTI10_15_IRQ_PRIORITY 6
142 #define STM32_EXT_EXTI16_IRQ_PRIORITY 6
143 #define STM32_EXT_EXTI17_IRQ_PRIORITY 15
144 #define STM32_EXT_EXTI18_IRQ_PRIORITY 6
145 #define STM32_EXT_EXTI19_IRQ_PRIORITY 6
146 #define STM32_EXT_EXTI20_IRQ_PRIORITY 6
147 #define STM32_EXT_EXTI21_IRQ_PRIORITY 15
148 #define STM32_EXT_EXTI22_IRQ_PRIORITY 15
149
150 /*
151 * GPT driver system settings.
152 */
153 #define STM32_GPT_USE_TIM1 FALSE
154 #define STM32_GPT_USE_TIM2 FALSE
155 #define STM32_GPT_USE_TIM3 FALSE
156 #define STM32_GPT_USE_TIM4 FALSE
157 #define STM32_GPT_USE_TIM5 FALSE
158 #define STM32_GPT_USE_TIM6 FALSE
159 #define STM32_GPT_USE_TIM7 FALSE
160 #define STM32_GPT_USE_TIM8 FALSE
161 #define STM32_GPT_USE_TIM9 FALSE
162 #define STM32_GPT_USE_TIM11 FALSE
163 #define STM32_GPT_USE_TIM12 FALSE
164 #define STM32_GPT_USE_TIM14 FALSE
165 #define STM32_GPT_TIM1_IRQ_PRIORITY 7
166 #define STM32_GPT_TIM2_IRQ_PRIORITY 7
167 #define STM32_GPT_TIM3_IRQ_PRIORITY 7
168 #define STM32_GPT_TIM4_IRQ_PRIORITY 7
169 #define STM32_GPT_TIM5_IRQ_PRIORITY 7
170 #define STM32_GPT_TIM6_IRQ_PRIORITY 7
171 #define STM32_GPT_TIM7_IRQ_PRIORITY 7
172 #define STM32_GPT_TIM8_IRQ_PRIORITY 7
173 #define STM32_GPT_TIM9_IRQ_PRIORITY 7
174 #define STM32_GPT_TIM11_IRQ_PRIORITY 7
175 #define STM32_GPT_TIM12_IRQ_PRIORITY 7
176 #define STM32_GPT_TIM14_IRQ_PRIORITY 7
177
178 /*
179 * I2C driver system settings.
180 */
181 #define STM32_I2C_USE_I2C1 FALSE
182 #define STM32_I2C_USE_I2C2 FALSE
183 #define STM32_I2C_USE_I2C3 FALSE
184 #define STM32_I2C_USE_I2C4 FALSE
185 #define STM32_I2C_BUSY_TIMEOUT 50
186 #define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
187 #define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
188 #define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
189 #define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
190 #define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
191 #define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
192 #define STM32_I2C_I2C4_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
193 #define STM32_I2C_I2C4_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
194 #define STM32_I2C_I2C1_IRQ_PRIORITY 5
195 #define STM32_I2C_I2C2_IRQ_PRIORITY 5
196 #define STM32_I2C_I2C3_IRQ_PRIORITY 5
197 #define STM32_I2C_I2C4_IRQ_PRIORITY 5
198 #define STM32_I2C_I2C1_DMA_PRIORITY 3
199 #define STM32_I2C_I2C2_DMA_PRIORITY 3
200 #define STM32_I2C_I2C3_DMA_PRIORITY 3
201 #define STM32_I2C_I2C4_DMA_PRIORITY 3
202 #define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")
203
204 /*
205 * ICU driver system settings.
206 */
207 #define STM32_ICU_USE_TIM1 FALSE
208 #define STM32_ICU_USE_TIM2 FALSE
209 #define STM32_ICU_USE_TIM3 FALSE
210 #define STM32_ICU_USE_TIM4 FALSE
211 #define STM32_ICU_USE_TIM5 FALSE
212 #define STM32_ICU_USE_TIM8 FALSE
213 #define STM32_ICU_USE_TIM9 FALSE
214 #define STM32_ICU_TIM1_IRQ_PRIORITY 7
215 #define STM32_ICU_TIM2_IRQ_PRIORITY 7
216 #define STM32_ICU_TIM3_IRQ_PRIORITY 7
217 #define STM32_ICU_TIM4_IRQ_PRIORITY 7
218 #define STM32_ICU_TIM5_IRQ_PRIORITY 7
219 #define STM32_ICU_TIM8_IRQ_PRIORITY 7
220 #define STM32_ICU_TIM9_IRQ_PRIORITY 7
221
222 /*
223 * MAC driver system settings.
224 */
225 #define STM32_MAC_TRANSMIT_BUFFERS 2
226 #define STM32_MAC_RECEIVE_BUFFERS 4
227 #define STM32_MAC_BUFFERS_SIZE 1522
228 #define STM32_MAC_PHY_TIMEOUT 100
229 #define STM32_MAC_ETH1_CHANGE_PHY_STATE TRUE
230 #define STM32_MAC_ETH1_IRQ_PRIORITY 13
231 #define STM32_MAC_IP_CHECKSUM_OFFLOAD 0
232
233 /*
234 * PWM driver system settings.
235 */
236 #define STM32_PWM_USE_ADVANCED FALSE
237 #define STM32_PWM_USE_TIM1 FALSE
238 #define STM32_PWM_USE_TIM2 FALSE
239 #define STM32_PWM_USE_TIM3 FALSE
240 #define STM32_PWM_USE_TIM4 FALSE
241 #define STM32_PWM_USE_TIM5 FALSE
242 #define STM32_PWM_USE_TIM8 FALSE
243 #define STM32_PWM_USE_TIM9 FALSE
244 #define STM32_PWM_TIM1_IRQ_PRIORITY 7
245 #define STM32_PWM_TIM2_IRQ_PRIORITY 7
246 #define STM32_PWM_TIM3_IRQ_PRIORITY 7
247 #define STM32_PWM_TIM4_IRQ_PRIORITY 7
248 #define STM32_PWM_TIM5_IRQ_PRIORITY 7
249 #define STM32_PWM_TIM8_IRQ_PRIORITY 7
250 #define STM32_PWM_TIM9_IRQ_PRIORITY 7
251
252 /*
253 * SDC driver system settings.
254 */
255 #define STM32_SDC_USE_SDMMC1 FALSE
256 #define STM32_SDC_SDMMC_UNALIGNED_SUPPORT TRUE
257 #define STM32_SDC_SDMMC_WRITE_TIMEOUT 1000
258 #define STM32_SDC_SDMMC_READ_TIMEOUT 1000
259 #define STM32_SDC_SDMMC_CLOCK_DELAY 10
260 #define STM32_SDC_SDMMC1_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
261 #define STM32_SDC_SDMMC1_DMA_PRIORITY 3
262 #define STM32_SDC_SDMMC1_IRQ_PRIORITY 9
263
264 /*
265 * SERIAL driver system settings.
266 */
267 #define STM32_SERIAL_USE_USART1 FALSE
268 #define STM32_SERIAL_USE_USART2 FALSE
269 #define STM32_SERIAL_USE_USART3 TRUE
270 #define STM32_SERIAL_USE_UART4 FALSE
271 #define STM32_SERIAL_USE_UART5 FALSE
272 #define STM32_SERIAL_USE_USART6 FALSE
273 #define STM32_SERIAL_USE_UART7 FALSE
274 #define STM32_SERIAL_USE_UART8 FALSE
275 #define STM32_SERIAL_USART1_PRIORITY 12
276 #define STM32_SERIAL_USART2_PRIORITY 12
277 #define STM32_SERIAL_USART3_PRIORITY 12
278 #define STM32_SERIAL_UART4_PRIORITY 12
279 #define STM32_SERIAL_UART5_PRIORITY 12
280 #define STM32_SERIAL_USART6_PRIORITY 12
281 #define STM32_SERIAL_UART7_PRIORITY 12
282 #define STM32_SERIAL_UART8_PRIORITY 12
283
284 /*
285 * SPI driver system settings.
286 */
287 #define STM32_SPI_USE_SPI1 FALSE
288 #define STM32_SPI_USE_SPI2 FALSE
289 #define STM32_SPI_USE_SPI3 FALSE
290 #define STM32_SPI_USE_SPI4 FALSE
291 #define STM32_SPI_USE_SPI5 FALSE
292 #define STM32_SPI_USE_SPI6 FALSE
293 #define STM32_SPI_SPI1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 0)
294 #define STM32_SPI_SPI1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
295 #define STM32_SPI_SPI2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
296 #define STM32_SPI_SPI2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
297 #define STM32_SPI_SPI3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
298 #define STM32_SPI_SPI3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
299 #define STM32_SPI_SPI4_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 0)
300 #define STM32_SPI_SPI4_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 1)
301 #define STM32_SPI_SPI5_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 3)
302 #define STM32_SPI_SPI5_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 4)
303 #define STM32_SPI_SPI6_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 6)
304 #define STM32_SPI_SPI6_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
305 #define STM32_SPI_SPI1_DMA_PRIORITY 1
306 #define STM32_SPI_SPI2_DMA_PRIORITY 1
307 #define STM32_SPI_SPI3_DMA_PRIORITY 1
308 #define STM32_SPI_SPI4_DMA_PRIORITY 1
309 #define STM32_SPI_SPI5_DMA_PRIORITY 1
310 #define STM32_SPI_SPI6_DMA_PRIORITY 1
311 #define STM32_SPI_SPI1_IRQ_PRIORITY 10
312 #define STM32_SPI_SPI2_IRQ_PRIORITY 10
313 #define STM32_SPI_SPI3_IRQ_PRIORITY 10
314 #define STM32_SPI_SPI4_IRQ_PRIORITY 10
315 #define STM32_SPI_SPI5_IRQ_PRIORITY 10
316 #define STM32_SPI_SPI6_IRQ_PRIORITY 10
317 #define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")
318
319 /*
320 * ST driver system settings.
321 */
322 #define STM32_ST_IRQ_PRIORITY 8
323 #define STM32_ST_USE_TIMER 2
324
325 /*
326 * UART driver system settings.
327 */
328 #define STM32_UART_USE_USART1 FALSE
329 #define STM32_UART_USE_USART2 FALSE
330 #define STM32_UART_USE_USART3 FALSE
331 #define STM32_UART_USE_UART4 FALSE
332 #define STM32_UART_USE_UART5 FALSE
333 #define STM32_UART_USE_USART6 FALSE
334 #define STM32_UART_USE_UART7 FALSE
335 #define STM32_UART_USE_UART8 FALSE
336 #define STM32_UART_USART1_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 5)
337 #define STM32_UART_USART1_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
338 #define STM32_UART_USART2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
339 #define STM32_UART_USART2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
340 #define STM32_UART_USART3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
341 #define STM32_UART_USART3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
342 #define STM32_UART_UART4_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
343 #define STM32_UART_UART4_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
344 #define STM32_UART_UART5_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
345 #define STM32_UART_UART5_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
346 #define STM32_UART_USART6_RX_DMA_STREAM STM32_DMA_STREAM_ID(2, 2)
347 #define STM32_UART_USART6_TX_DMA_STREAM STM32_DMA_STREAM_ID(2, 7)
348 #define STM32_UART_UART7_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 3)
349 #define STM32_UART_UART7_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 1)
350 #define STM32_UART_UART8_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
351 #define STM32_UART_UART8_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
352 #define STM32_UART_USART1_IRQ_PRIORITY 12
353 #define STM32_UART_USART2_IRQ_PRIORITY 12
354 #define STM32_UART_USART3_IRQ_PRIORITY 12
355 #define STM32_UART_UART4_IRQ_PRIORITY 12
356 #define STM32_UART_UART5_IRQ_PRIORITY 12
357 #define STM32_UART_USART6_IRQ_PRIORITY 12
358 #define STM32_UART_USART1_DMA_PRIORITY 0
359 #define STM32_UART_USART2_DMA_PRIORITY 0
360 #define STM32_UART_USART3_DMA_PRIORITY 0
361 #define STM32_UART_UART4_DMA_PRIORITY 0
362 #define STM32_UART_UART5_DMA_PRIORITY 0
363 #define STM32_UART_USART6_DMA_PRIORITY 0
364 #define STM32_UART_UART7_DMA_PRIORITY 0
365 #define STM32_UART_UART8_DMA_PRIORITY 0
366 #define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
367
368 /*
369 * USB driver system settings.
370 */
371 #define STM32_USB_USE_OTG1 FALSE
372 #define STM32_USB_USE_OTG2 FALSE
373 #define STM32_USB_OTG1_IRQ_PRIORITY 14
374 #define STM32_USB_OTG2_IRQ_PRIORITY 14
375 #define STM32_USB_OTG1_RX_FIFO_SIZE 512
376 #define STM32_USB_OTG2_RX_FIFO_SIZE 1024
377 #define STM32_USB_OTG_THREAD_PRIO LOWPRIO
378 #define STM32_USB_OTG_THREAD_STACK_SIZE 128
379 #define STM32_USB_OTGFIFO_FILL_BASEPRI 0
380
381 /*
382 * WDG driver system settings.
383 */
384 #define STM32_WDG_USE_IWDG FALSE
385
386 #endif /* MCUCONF_H */